# Control Design.

-CA

The datapath is a network of functional and storage units capable of peritorisming ceritain operations on data worlds. The purpose of the control unit is to issue control signals to the datapath. These control signals enter the datapath at "control points", where they select the functions to be peritorismed at specific times and noute the data through the appropriate parts of the datapath unit.



Ag: Processor composed of a datapath unit DP and a control unit CU.

A CPU's datapath contains to perstorm "arrithmetic" and "logical" operations on worlds such as fixed-point or floating-point numbers. The internal structure of the datapath circuit DP of a small microprocessor is depicted in figure. It contains a register file RF for temporary storage of operands, two functional unit F, and E responsible for data processing and multiplexers to allow the data to be Steered through DP.

The control unit CV receives exterenal instructions or commands, which it converts into a sequence of control signals that the CV applies to DP to implement a sequence of register-transfer operations.

# Design Methods:

Methods are representative of those used in preactice, but by themselves are suitable only for small control units such as might be encountered in simple RISC processors or application-specific controllers, given below:

Method 1: The classical method of sequential circuit design, which was discussed briefly in 2nd chapter. It attempts to minimize the amount of handware in particular, by using only [log p] flip-flops to realize a P-state circuit.

Method 2: An approach that uses one flip-flop per state and is known as the "one-hot method". While expensive in terms of flip-flops, this method simplifies CU design and debugging.

### 西State table:

The behavior required of a control unit, like that of any finite-state machine, can be represented by a "State table".

State tables for a finite-state machine:

- a) Meanly type.
- 6) Moore type.

### 西GICD Algorithm:

We use a varziant of Euclid's algorithm

gcd (in: X,Y; out: Z);

negister XR, YR, TEMPR;

XR := X; (Input the data)

YR := Y;

while XR>O do begin

if XR < YR then begin (Swap XR and YR)

TEMPR:=YR;

YR := XR;

XR:= TEMPR; end

XR := XR-YR; (Subtreact YR from XR)

end

Z:=YR; (Output the result)

end ged;

# Telassical Method:

The major steps of the classical design method are as follows:

- 1. Construct a P-row state table that defines the desired input-output behavior.
- 2. Select the minimum number p of D-type flip-flops and assign a p-bit binary code to each state.
- 3. Design a combinational circuit C that generates the primary output signals \{Zi\} and the secondary outputs \{Di\} that must be applied to the flip-flops.

## 也One-hot Method:

While the classical design method minimizes a control unit's memory elements, its effect on the amount of combinational logie ( is less obvious. Furthermore, control units designed by this technique tend to have a complicated, "reardom" structure, which makes design debugging and subsequent maintenance of the circuit difficult. An alternative approach that simplifies the design process and gives ( a regular and predictable, is the "one-hot method, so called because its binarry state assignment always contains a single 1-the "hot" bit - while all the remaining bits are O.

# Design of a DMA Controllers:

This problem, which is adapted from is representative of control units that link several interracting systems - in this case, main memory and a set of 20 devices. The target machine is the control part of a tour-channel DMA controller of the kind found in the 10 subsystem of most computers. It is a six-state Moore-type machine with four input and five output signals, which are identified as follows:

10REQ - Any of four data-to-transfer signals. Inputs: CONT - Continue (indicates pending, unprocessed requests)

MACK - Memorry transfer acknowledgement PBGINT - Priocessor bus grant (indicates availability Objection

of data transfer( bus)

Output:

CE - Count enable (bookkeeping function) CMREQ - Channel Memorry request

CNTLD - Counter load (bookkeeping function)

RLD - Register load (" ")

- Processon bus request for control of data-transfer bus.